# STK672-442A-E Thick-Film Hybrid IC # 2-phase Stepping Motor Driver http://onsemi.com #### Overview The STK672-442A-E is a hybrid IC for use as a unipolar, 2-phase stepping motor driver with PWM current control. # **Applications** • Office photocopiers, printers, etc. #### **Features** - Built-in overcurrent detection function (output current OFF). - Built-in overheat detection function (output current OFF). - If either over-current or overheat detection function is activated, the FAULT1 signal (active low) is output. The FAULT2 signal is used to output the result of activation of protection circuit detection at 2 levels. - Built-in power on reset function. - A micro-step sine wave-driven driver can be activated merely by inputting an external clock. - External pins can be used to select 2, 1-2 (including pseudo-micro), W1-2, 2 W1-2, or 4W1-2 excitation. - The switch timing of the 4-phase distributor can be switched by setting an external pin (MODE3) to detect either the rise and fall, or rise only, of CLOCK input. - Phase is maintained even when the excitation mode is switched. Rotational direction switching function. - Supports schmitt input for 2.5V high level input. - Incorporating a current detection resistor (0.122 $\Omega$ : resistor tolerance $\pm 2\%$ ), motor current can be set using two external resistors. - The ENABLE pin can be used to cut output current while maintaining the excitation mode. - With a wide current setting range, power consumption can be reduced during standby. - No motor sound is generated during hold mode due to external excitation current control. - A external excitation system is used for PWM operations. Fixed current control for shifting the phase of Ach/Bch is used for the PWM phase. - Miniature package (provides pin compatibility with STK672-440A-E) # **Specifications** # Absolute Maximum Ratings at Tc = 25°C | Parameter | Symbol | Conditions | Ratings | unit | |---------------------------------|---------------------|-------------------------------------------------|--------------|------| | Maximum supply voltage 1 | V <sub>CC</sub> max | No signal | 52 | V | | Maximum supply voltage 2 | V <sub>DD</sub> max | No signal | -0.3 to +6.0 | V | | Input voltage | V <sub>IN</sub> max | Logic input pins | -0.3 to +6.0 | V | | Output current 1 | I <sub>OP</sub> max | 10μs, 1 pulse (resistance load) | 20 | Α | | Output current 2 | I <sub>OH</sub> max | V <sub>DD</sub> =5V, CLOCK≥200Hz | 3.5 | Α | | Allowable power dissipation 1 | PdMF max | With an arbitrarily large heat sink. Per MOSFET | 8.3 | W | | Allowable power dissipation 2 | PdPK max | No heat sink | 2.8 | W | | Operating substrate temperature | Tc max | | 105 | °C | | Junction temperature | Tj max | | 150 | °C | | Storage temperature | Tstg | | -40 to +125 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. # Allowable Operating Ranges at Ta=25°C | Parameter | Symbol | Conditions | Ratings | unit | |---------------------------------------------|------------------|------------------------------------|------------------------|------| | Operating supply voltage 1 | Vcc | With signals applied | 10 to 42 | V | | Operating supply voltage 2 | V <sub>DD</sub> | With signals applied | 5±5% | V | | Input high voltage | VIH | Pins 10, 11, 12, 13, 14, 15, 17 | 2.5 to V <sub>DD</sub> | V | | Input low voltage | V <sub>IL</sub> | Pins 10, 11, 12, 13, 14, 15, 17 | 0 to 0.8 | V | | Output current | loн | Tc=105°C, CLOCK≥200Hz | 3.0 | А | | CLOCK frequency | fCL | Minimum pulse width: at least 10μs | 0 to 50 | kHz | | Phase driver withstand voltage | V <sub>DSS</sub> | I <sub>D</sub> =1mA (Tc=25°C) | 100min | V | | Recommended operating substrate temperature | Tc | No condensation | 0 to 105 | °C | | Recommended Vref range | Vref | Tc=105°C | 0.2 to 1.8 | V | # Electrical Characteristics at Tc=25°C, V<sub>CC</sub>=24V, V<sub>DD</sub>=5.0V \*1 | Parameter | | Symbol | Conditions | min | typ | max | unit | |--------------------------------|------------------------------------------------|-------------------------------------|-----------------------------------------------------------|------|------|----------|------| | V <sub>DD</sub> supply current | | Icco | V <sub>DD</sub> =5.0V, ENABLE=Low | | 5.7 | 7.0 | mA | | Output ave | rage current *2 | loave | R/L=1Ω/0.62mH in each phase | 0.27 | 0.32 | 0.37 | Α | | FET diode | forward voltage | Vdf | If=1A (R <sub>L</sub> =23Ω) | | 1 | 1.6 | V | | Output sate | uration voltage | Vsat | $R_L=23\Omega$ | | 0.25 | 0.38 | V | | Control | Input voltage | $V_{IH}$ | Pins 10, 11, 12, 13, 14, 15, 17 | 2.5 | | $V_{DD}$ | V | | input pin | | V <sub>IL</sub> | Pins 10, 11, 12, 13, 14, 15, 17 | -0.3 | | 0.8 | V | | | 5V level input current | l <sub>ILH</sub> | Pins 10, 11, 12, 13, 14, 15, 17=5V | | 50 | 75 | μΑ | | GND level input ILL F | | Pins 10, 11, 12, 13, 14, 15, 17=GND | | | 10 | μΑ | | | Vref input bias current | | I <sub>IB</sub> | Pin 19 =1.0V | | 10 | 15 | μА | | FAULT1 | Output low voltage | V <sub>OLF</sub> | Pin 16 (I <sub>O</sub> =5mA) | | 0.25 | 0.5 | V | | pin | 5V level leakage current | l <sub>ILF</sub> | Pin 16 =5V | | | 10 | μА | | FAULT2<br>pin | JLT2 Overcurrent detection output VOF2 voltage | | Pin 8 (when all protection functions have been activated) | 2.4 | 2.5 | 2.6 | ., | | | Overheat detection output voltage | V <sub>OF</sub> 3 | | 3.1 | 3.3 | 3.5 | V | | Overheat o | Overheat detection temperature | | Design guarantee | | 144 | | °C | | PWM frequ | iency | fc | | 41 | 48 | 55 | kHz | # Notes Continued on next page. <sup>\*1:</sup> A fixed-voltage power supply must be used. <sup>\*2:</sup> The value for Ioave assumes that the lead frame of the product is soldered to the mounting circuit board. Continued from preceding page. | | Parameter | | | | Symbol | Conditions | min | typ | max | unit | |---------|-----------|-------|------|-----|--------|----------------|-----|-----|-----|------| | | 4W1-2 | 2W1-2 | W1-2 | 1-2 | | θ=15/16, 16/16 | | 100 | | | | | 4W1-2 | 2W1-2 | | | | θ=14/16 | | 97 | | | | | 4W1-2 | | | | | θ=13/16 | | 95 | | | | | 4W1-2 | 2W1-2 | W1-2 | | | θ=12/16 | | 93 | | | | | 4W1-2 | | | | | θ=11/16 | | 87 | | | | Ratio | 4W1-2 | 2W1-2 | | | | θ=10/16 | | 83 | | | | Current | 4W1-2 | | | | | θ=9/16 | | 77 | | | | Curi | 4W1-2 | 2W1-2 | W1-2 | 1-2 | Vref | θ=8/16 | | 71 | | % | | pper | 4W1-2 | | | | *3 | θ=7/16 | | 64 | | % | | Chopper | 4W1-2 | 2W1-2 | | | | θ=6/16 | | 55 | | | | A•B | 4W1-2 | | | | | θ=5/16 | | 47 | | | | | 4W1-2 | 2W1-2 | W1-2 | | | θ=4/16 | | 40 | | | | | 4W1-2 | | | | | θ=3/16 | | 30 | | | | | 4W1-2 | 2W1-2 | | | | θ=2/16 | | 20 | | | | | 4W1-2 | | | | | θ=1/16 | | 11 | | | | | | 2 | | | | | | 100 | | | Notes # **Package Dimensions** unit:mm (typ) <sup>\*3:</sup> The values given for Vref are design targets, no measurement is performed. Derating Curve of Motor Current, IOH, vs. Operating Substrate Temperature, Tc #### Notes - The current range given above represents conditions when output voltage is not in the avalanche state. - If the output voltage is in the avalanche state, see the allowable avalanche energy for STK672-4\*\* series hybrid ICs given in a separate document. - The operating substrate temperature, Tc, given above is measured while the motor is operating. Because Tc varies depending on the ambient temperature, Ta, the value of IOH, and the continuous or intermittent operation of IOH, always verify this value using an actual set. - The Tc temperature should be checked in the center of the metal surface of the product package. # **Block Diagram** # **Sample Application Circuit** # **Precautions** #### [GND wiring] • To reduce noise on the 5V/24V system, be sure to place the GND of C01 in the circuit given above as close as possible to Pin 2 and Pin 6 of the hybrid IC. In addition, in order to set the current accurately, the GND side of RO2 of Vref must be connected to the shared ground terminal used by the Pin 18 (S.G) GND, P.G1 and P.G2. # [Input pins] - When V<sub>DD</sub> is being input, for each input pin, measures must be taken so that a negative voltage less than -0.3V is not applied to Pin 18. Measures must also be taken so that a voltage equal to or greater than V<sub>DD</sub> is not input. - High voltage input other than V<sub>DD</sub>, MOI, FAULT1, and FAULT2 is 2.5V. - Pull-up resistors are not connected to input pins. Pull-down resistors are attached. When controlling the input to the hybrid IC with the open collector type, be sure to connect a pull-up resistor (1 to 20kΩ). Be sure to use a device (0.8V or less, low level, when I<sub>OL</sub>=5mA) for the open collector driver at this time that has an output voltage specification such that voltage is pulled to less than 0.8V at low level. - When using the power on reset function built into the hybrid IC, be sure to directly connect Pin 14 to VDD. - We recommend attaching a 1,000pF capacitor to each input to prevent malfunction during high-impedance input. Be sure to connect the capacitor near the hybrid IC, between Pin 18 (S, G). When input is fixed low, directly connect to Pin 18. When input is fixed high, directly connect to VDD. ## [Current setting Vref] - We recommend a resistance of $1k\Omega$ or less for RO2 to reduce the effect of input bias current to the Vref pin. - If the motor current is temporarily reduced, the circuit given below is recommended. The variable voltage range of Vref input is 0.2 to 1.8V. ## [Setting the motor current] The motor current, $I_{OH}$ , is set using the Pin 19 voltage, Vref, of the hybrid IC. Equations related to $I_{OH}$ and Vref are given below. $$Vref \approx (RO2 \div (RO2 + RO1)) \times V_{DD}(5V) \qquad (1)$$ $$I_{OH} \approx (Vref \div 4.9) \div Rs \qquad (2)$$ The value of 4.9 in Equation (2) above represents the Vref voltage as divided by a circuit inside the control IC. Rs: $0.122\Omega$ (Current detection resistor inside the hybrid IC) # • Motor current peak value IOH setting #### [Smoke Emission Precuations] If Pin 18 (S.G terminal) is attached to the PCB without using solder, overcurrent may flow into the MOSFET at $V_{CCON}$ (24V ON), causing the STK672-442A-E to emit smoke because 5V circuits cannot be controlled. In addition, as long as one of the output Pins, 1, 3, 4, or 5, is open, inductance energy stored in the motor results in electrical stress on the driver, possibly resulting in the emission of smoke. # **Function Table** | M2 | 0 | 0 | 1 | 1 | CLOCK Edge Timing for | |----------|---------------------------------------------------|----------------------------------------------|------------------------|------------------------|-----------------------| | M1<br>M3 | 0 | 1 | 0 | 1 | Phase Switching | | 1 | 2-phase excitation selection | 1-2-phase excitation (I <sub>OH</sub> =100%) | W1-2 phase excitation | 2W1-2 phase excitation | CLOCK rising edge | | 0 | 1-2 phase excitation (I <sub>OH</sub> =100%, 71%) | W1-2 phase excitation | 2W1-2 phase excitation | 4W1-2 phase excitation | CLOCK both edges | I<sub>OH</sub>=100% results in the Vref voltage setting, I<sub>OH</sub>. During 1-2 phase excitation, the hybrid IC operates at a current setting of $I_{OH}$ =100% when the CLOCK signal rises. Conversely, pseudo micro current control is performed to control current at $I_{OH}$ =100% or 71% at both edges of the CLOCK signal. # **CWB** pin | Forward/CW | 0 | |-------------|---| | Reverse/CCW | 1 | # **ENABLE • RESETB pin** | ENABLE | Motor current cut: Low | |--------|------------------------| | RESETB | Active Low | 2W1-2-phase excitation timing charts (M3=1) # STK672-442A-E # **Usage Notes** #### 1. I/O Pins and Functions of the Control Block [Pin description] | HIC pin | Pin Name | Function | |---------|----------|--------------------------------------------------| | 7 | MOI | Output pin for the excitation monitor | | 19 | Vref | Current value setting | | 10 | MODE1 | | | 11 | MODE2 | Excitation mode selection | | 17 | MODE3 | | | 12 | CLOCK | External CLOCK (motor rotation instruction) | | 13 | CWB | Sets the direction of rotation of the motor axis | | 14 | RESETB | System reset | | 15 | ENABLE | Motor current OFF | | 16 | FAULT1 | | | 8 | FAULT2 | Overcurrent/over-heat detection output | # Description of each pin [CLOCK (Phase switching clock)] Input frequency: DC-20kHz (when using both edges) or DC-50kHz (when using one edge) Minimum pulse width: $20\mu s$ (when using both edges) or $10\mu s$ (when using one edge) Pulse width duty: 40% to 50% Both edge, single edge operation M3:1 The excitation phase moves one step at a time at the rising edge of the CLOCK pulse. M3:0 The excitation phase moves alternately one step at a time at the rising and falling edges of the CLOCK pulse. ## [CWB (Motor direction setting)] When CWB=0: The motor rotates in the clockwise direction. When CWB=1: The motor rotates in the counterclockwise direction. Do not allow CWB input to vary during the 7µs interval before and after the rising and falling edges of CLOCK input. [ENABLE (Forcible OFF control of excitation drive output A, AB, B, and BB, and selecting operation/hold status inside the HIC)] ENABLE=1: Normal operation When ENABLE=0: Motor current goes OFF, and excitation drive output is forcibly turned OFF. The system clock inside the HIC stops at this time, with no effect on the HIC even if input pins other than RESET input vary. In addition, since current does not flow to the motor, the motor shaft becomes free. If the CLOCK signal used for motor rotation suddenly stops, the motor shaft may advance beyond the control position due to inertia. A SLOW DOWN setting where the CLOCK cycle gradually decreases is required in order to stop at the control position. [MODE1, MODE2, and MODE3 (Selecting the excitation mode, and selecting one edge or both edges of the CLOCK)] Excitation select mode terminal (See the sample application circuit for excitation mode selection), selecting the CLOCK input edge(s). Mode setting active timing Do not change the mode within 7µs of the input rising or falling edge of the CLOCK signal. #### [RESETB (System-wide reset)] The reset signal is formed by the power-on reset function built into the HIC and the RESETB terminal. When activating the internal circuits of the HIC using the power-on reset signal within the HIC, be sure to connect Pin 14 of the HIC to $V_{DD}$ . [Vref (Voltage setting to be used for the current setting reference)] • Pin type: Analog input configuration, input pull-down resistor $100k\Omega$ Input voltage is in the voltage range of 0.2V to 1.8V. # [Input timing] The control IC of the driver is equipped with a power on reset function capable of initializing internal IC operations when power is supplied. A 4V typ setting is used for power on reset. Because the specification for the MOSFET gate voltage is $5V\pm5\%$ , conduction of current to output at the time of power on reset adds electromotive stress to the MOSFET due to lack of gate voltage. To prevent electromotive stress, be sure to set ENABLE=Low while VDD, which is outside the operating supply voltage, is less than 4.75V. In addition, if the RESETB terminal is used to initialize output timing, be sure to allow at least 10µs until CLOCK input. ENABLE, CLOCK, and RESETB Signals Input Timing [Configuration of control block I/O pins] <Configuration of the MODE1, MODE2, MODE3, CLOCK, CWB, ENABLE, and RESETB input pins> <Configuration of the FAULT2 pin> The input pins of this driver all use Schmitt input. Typical specifications at Tc=25°C are given below. Hysteresis voltage is 0.3V (VIHa-VILa). <Configuration of the FAULT1 output pin> Input voltage specifications are as follows. V<sub>IH</sub>=2.5Vmin V<sub>IL</sub>=0.8Vmax # <Configuration of the Vref input pin> # Output pin Pin 16 Overcurrent Thermal shutdown Pin 19 (The buffer has an open drain configuration.) <FAULT1, FAULT2 output> FAULT1 Output FAULT1 is an open drain output. Low is output if either overcurrent or overheating is detected. # FAULT2 output Output is resistance divided (2 levels) and the type of abnormality detected is converted to the corresponding output voltage. • Overcurrent: 2.5V(typ) • Overheat: 3.3V(typ) Abnormality detection can be released by a RESETB operation or turning VDD voltage on/off. # [MOI output] The output frequency of this excitation monitor pin varies depending on the excitation mode. For output operations, see the timing chart. # 2. Overcurrent Detection and Overheat Detection Functions Each detection function operates using a latch system and turns output off. Because a RESET signal is required to restore output operations, once the power supply, $V_{DD}$ , is turned off, you must either again apply power on reset with $V_{DD}ON$ or apply a RESETB=High $\rightarrow$ Low $\rightarrow$ High signal. #### [Overcurrent detection] This hybrid IC is equipped with a function for detecting overcurrent that arises when the motor burns out or when there is a short between the motor terminals. Overcurrent detection occurs at 5.0A typ with the STK672-442A-E. Overcurrent detection begins after an interval of no detection (a dead time of $1.25\mu s$ typ) during the initial ringing part during PWM operations. The no detection interval is a period of time where overcurrent is not detected even if the current exceeds IOH. # [Overheat detection] Rather than directly detecting the temperature of the semiconductor device, overheat detection detects the temperature of the aluminum substrate (144°C typ). Within the allowed operating range recommended in the specification manual, if a heat sink attached for the purpose of reducing the operating substrate temperature, Tc, comes loose, the semiconductor can operate without breaking. However, we cannot guarantee operations without breaking in the case of operations other than those recommended, such as operations at a current exceeding I<sub>OH</sub> max that occurs before overcurrent detection is activated. # 3. Allowable Avalanche Energy Value # (1) Allowable Range in Avalanche Mode When driving a 2-phase stepping motor with constant current chopping using an STK672-4\*\* Series hybrid IC, the waveforms shown in Figure 1 below result for the output current, ID, and voltage, VDS. Figure 1 Output Current, I<sub>D</sub>, and Voltage, V<sub>DS</sub>, Waveforms 1 of the STK672-4\*\* Series when Driving a 2-Phase Stepping Motor with Constant Current Chopping When operations of the MOSFET built into STK672-4\*\* Series ICs is turned off for constant current chopping, the I<sub>D</sub> signal falls like the waveform shown in the figure above. At this time, the output voltage, V<sub>DS</sub>, suddenly rises due to electromagnetic induction generated by the motor coil. In the case of voltage that rises suddenly, voltage is restricted by the MOSFET V<sub>DSS</sub>. Voltage restriction by V<sub>DSS</sub> results in a MOSFET avalanche. During avalanche operations, I<sub>D</sub> flows and the instantaneous energy at this time, EAVL1, is represented by Equation (3-1). VDSS: V units, IAVL: A units, tAVL: sec units The coefficient 0.5 in Equation (3-1) is a constant required to convert the IAVL triangle wave to a square wave. During STK672-4\*\* Series operations, the waveforms in the figure above repeat due to the constant current chopping operation. The allowable avalanche energy, EAVL, is therefore represented by Equation (3-2) used to find the average power loss, PAVL, during avalanche mode multiplied by the chopping frequency in Equation (3-1). For V<sub>DSS</sub>, IAVL, and tAVL, be sure to actually operate the STK672-4\*\* Series and substitute values when operations are observed using an oscilloscope. Ex. If $V_{DSS}=110V$ , IAVL=1A, $tAVL=0.2\mu s$ when using a STK672-442A-E driver, the result is: $PAVL=110\times1\times0.5\times0.2\times10^{-6}\times50\times10^{3}=0.55W$ VDSS=110V is a value actually measured using an oscilloscope. The allowable loss range for the allowable avalanche energy value, PAVL, is shown in the graph in Figure 3. When examining the avalanche energy, be sure to actually drive a motor and observe the ID, VDSS, and tAVL waveforms during operation, and then check that the result of calculating Equation (3-2) falls within the allowable range for avalanche operations. (2) ID and VDSS Operating Waveforms in Non-avalanche Mode Although the waveforms during avalanche mode are given in Figure 1, sometimes an avalanche does not result during actual operations. Factors causing avalanche are listed below. - Poor coupling of the motor's phase coils (electromagnetic coupling of A phase and AB phase, B phase and BB phase). - Increase in the lead inductance of the harness caused by the circuit pattern of the P.C. board and motor. - Increases in V<sub>DSS</sub>, tAVL, and IAVL in Figure 1 due to an increase in the supply voltage from 24V to 36V. If the factors above are negligible, the waveforms shown in Figure 1 become waveforms without avalanche as shown in Figure 2. Under operations shown in Figure 2, avalanche does not occur and there is no need to consider the allowable loss range of PAVL shown in Figure 3. Figure 2 Output Current, I<sub>D</sub>, and Voltage, V<sub>DS</sub>, Waveforms 2 of the STK672-4\*\* Series when Driving a 2-Phase Stepping Motor with Constant Current Chopping Figure 3 Allowable Loss Range, PAVL-I<sub>OH</sub> During Avalanche Operations #### Note: The operating conditions given above represent a loss when driving a 2-phase stepping motor with constant current chopping. Because it is possible to apply 3W or more at $I_{OH}=0A$ , be sure to avoid using the MOSFET body diode that is used to drive the motor as a zener diode. # 4. Calculating HIC Internal Power Loss The average internal power loss in each excitation mode of the STK672-442A-E can be calculated from the following formulas. \*1 [Each excitation mode] 2-phase excitation mode 2PdAVex= (Vsat+Vdf) ×0.5×CLOCK×I<sub>OH</sub>×t2+0.5×CLOCK×I<sub>OH</sub>× (Vsat×t1+Vdf×t3) ------ (4-1) 1-2 Phase excitation mode $1-2PdAVex = (Vsat+Vdf) \times 0.25 \times CLOCK \times I_{OH} \times t2 + 0.25 \times CLOCK \times I_{OH} \times (Vsat \times t1 + Vdf \times t3) ----- (4-2)$ W1-2 Phase excitation mode $W1-2PdAVex=0.64[(Vsat+Vdf)\times 0.125\times CLOCK\times I_{OH}\times (2+0.125\times CLOCK\times I_{OH}\times (Vsat\times 1+Vdf\times t3)]------(4-3)$ 2W1-2 Phase excitation mode 2W1-2PdAVex=0.64[(Vsat+Vdf) ×0.0625×CLOCK×I<sub>OH</sub>×t2+0.0625×CLOCK×I<sub>OH</sub>× (Vsat×t1+Vdf×t3)] ----- (4-4) 4W1-2 Phase excitation mode 4W1-2PdAVex=0.64[(Vsat+Vdf) ×0.0625×CLOCK×I<sub>OH</sub>×t2+0.0625×CLOCK×I<sub>OH</sub>× (Vsat×t1+Vdf×t3)] ----- (4-5) Motor hold mode $HoldPdAVex = (Vsat + Vdf) \times I_{OH} - \cdots - (4-6)$ Note: 2-phase 100% conductance is assumed in Equation (4-6). Vsat: Combined voltage of Ron voltage drop + current detection resistance Vdf: Combined voltage of the FET body diode + current detection resistance \*1 CLOCK: Input CLOCK (HIC: input frequency at Pin 12) - \*1 Although a synchronous rectification system is used, substitute using the value of Vdf, while taking design margins into account. - t1, t2, and t3 represent the waveforms shown in the figure below. - t1: Time required for the winding current to reach the set current (IOH) - t2: Time in the constant current control (PWM) region - t3: Time from end of phase input signal until inverse current regeneration is complete Motor COM Current Waveform Model V<sub>C</sub>C: Motor supply voltage (V) L: Motor inductance (H) R: Motor winding resistance ( $\Omega$ ) IOH: Motor set output current crest value (A) # STK672-442A-E | Fixed current control time, t2, for each excitation mode | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) 2-phase excitation | $t2 = (2 \div CLOCK) - (t1 + t3) \cdots (4-9)$ | | (2) 1-2 phase excitation | $t2 = (3 \div CLOCK) - t1 \cdots (4-10)$ | | (3) W1-2 phase excitation | $t2 = (7 \div CLOCK) - t1 \cdots (4-11)$ | | (4) 2W1-2 phase excitation (and 4W1-2 phase excitation) | $t2 = (15 \div CLOCK) - t1 \cdots (4-12)$ | | (See pages to follow) Then, determine if a heat sink is necessary by comparing v calculated average output loss, HIC. For heat sink design, be sure to see STK672-442A-E. The HIC average power, PdAVex described above, representations. | ents loss when not in avalanche mode. To add the loss in formula (3-2) for average power loss, PAVL, for STK672-d above. ature increases in the set, because the HIC substrate | | [Calculating the average power loss, PAVL, during avalan | che mode] | | The allowable avalanche energy, EAVL, during fixed current | ent chopping operation is represented by Equation (3-2) used | | to find the average power loss, PAVL, during avalanche m | ode that is calculated by multiplying Equation (3-1) by the | | chopping frequency. | | | 255 | (3-2) | | fc: Hz units (input MAX PWM frequency when | | | Be sure to actually operate an STK672-4** series and subs | stitute values found when observing operations on an | | oscilloscope for V <sub>DSS</sub> , IAVL, and tAVL. | | | | | The sum of PAVL values for each excitation mode is multiplied by the constants given below and added to the average 1-2 excitation mode and higher: PAVL(1)=0.7×PAVL .....(4-13) During 2-phase excitation and motor hold: PAVL(1)=1×PAVL.....(4-14) internal HIC loss equation, except in the case of 2-phase excitation. Output saturation voltage, Vsat - Output current, IOH Forward voltage, Vdf -Output current, IOH Substrate temperature rise, $\Delta Tc$ (no heat sink) - Internal average power dissipation, PdAV # 5. Thermal design [Operating range in which a heat sink is not used] Use of a heat sink to lower the operating substrate temperature of the HIC (Hybrid IC) is effective in increasing the quality of the HIC. The size of heat sink for the HIC varies depending on the magnitude of the average power loss, PdAV, within the HIC. The value of PdAV increases as the output current increases. To calculate PdAV, refer to "Calculating Internal HIC Loss for the STK672-442A-E". Calculate the internal HIC loss, PdAV, assuming repeat operation such as shown in Figure 1 below, since conduction during motor rotation and off time both exist during actual motor operations, Figure 1 Motor Current Timing T1: Motor rotation operation time T2: Motor hold operation time T3: Motor current off time T2 may be reduced, depending on the application. T0: Single repeated motor operating cycle IO1 and IO2: Motor current peak values Due to the structure of motor windings, the phase current is a positive and negative current with a pulse form. Note that figure 1 presents the concepts here, and that the on/off duty of the actual signals will differ. The hybrid IC internal average power dissipation PdAV can be calculated from the following formula. PdAV= $$(T1\times P1+T2\times P2+T3\times 0) \div TO$$ ----- (I) (Here, P1 is the PdAV for I<sub>O</sub>1 and P2 is the PdAV for I<sub>O</sub>2) If the value calculated using Equation (I) is 1.5W or less, and the ambient temperature, Ta, is 60°C or less, there is no need to attach a heat sink. Refer to Figure 2 for operating substrate temperature data when no heat sink is used. [Operating range in which a heat sink is used] Although a heat sink is attached to lower Tc if PdAV increases, the resulting size can be found using the value of $\theta$ c-a in Equation (II) below and the graph depicted in Figure 3. $$\theta c$$ -a= (Tc max-Ta) $\div$ PdAV ------ (II) Tc max: Maximum operating substrate temperature =105°C Ta: HIC ambient temperature Although a heat sink can be designed based on equations (I) and (II) above, be sure to mount the HIC in a set and confirm that the substrate temperature, Tc, is 105°C or less. The average HIC power loss, PdAV, described above represents the power loss when there is no avalanche operation. To add the loss during avalanche operations, be sure to add Equation (3-2), "Allowable STK672-4\*\* Avalanche Energy Value", to PdAV. Figure 2 Substrate temperature rise, $\Delta Tc$ - Internal average power dissipation, PdAV Figure 3 Heat sink area (Board thickness: 2mm) - $\theta$ c-a # 6. Mitigated Curve of Package Power Loss, PdPK, vs. Ambient Temperature, Ta Package power loss, PdPK, refers to the average internal power loss, PdAV, allowable without a heat sink. The figure below represents the allowable power loss, PdPK, vs. fluctuations in the ambient temperature, Ta. Power loss of up to 2.8W is allowable at Ta=25°C, and of up to 1.5W at Ta=60°C. Allowable power dissipation, PdPK (no heat sink) - Ambient temperature, Ta ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa