### **Features** - Serial Peripheral Interface (SPI) Compatible - Supports SPI Modes 0 (0,0) and 3 (1,1) - 128-byte Page Mode Only for Write Operations - Low-voltage and Standard-voltage Operation - $-2.7 (V_{CC} = 2.7V \text{ to } 5.5V)$ - $-1.8 (V_{CC} = 1.8V \text{ to } 5.5V)$ - 10 MHz (5V), 5MHz (2.7V) and 2 MHz (1.8V) Clock Rate - Block Write Protection - Protect 1/4, 1/2, or Entire Array - Write Protect (WP) Pin and Write Disable Instructions for both Hardware and Software Data Protection - High Reliability - Endurance: 100K Write Cycles - Data Retention: >40 Years - 8-lead PDIP, 8-lead EIAJ SOIC, 16-lead JEDEC SOIC and 8-lead Leadless Array Package ### Description The AT25HP256/512 provides 262,144/524,288 bits of serial electrically erasable programmable read only memory (EEPROM) organized as 32,768/65,536 words of 8-bits each. The device is optimized for use in many industrial and commercial applications where high-speed, low-power, and low-voltage operation are essential. The AT25HP256/512 is available in a space saving 8-lead PDIP (AT25HP256/512), 8-lead EIAJ SOIC (AT25HP256), 16-lead JEDEC SOIC (AT25HP512) and 8-lead Leadless ### **Pin Configurations** | Pin Name | Function | | | |----------|-----------------------|--|--| | CS | Chip Select | | | | SCK | Serial Data Clock | | | | SI | Serial Data Input | | | | so | Serial Data Output | | | | GND | Ground | | | | VCC | Power Supply | | | | WP | Write Protect | | | | HOLD | Suspends Serial Input | | | #### 16-lead SOIC ### 8-lead PDIP #### 8-lead SOIC | cs 🗆 | 1 | 8 | □ vcc | |-------|---|---|-------| | so 🗆 | 2 | 7 | HOLD | | WP 🗆 | 3 | 6 | □scк | | GND [ | 4 | 5 | □ SI | | | | | | #### 8-lead Leadless Array **Bottom View** # SPI Serial EEPROMs 256K (32,768 x 8) 512K (65,536 x 8) ### AT25HP256 AT25HP512 Rev. 1113I-SEEPR-6/03 Array (AT25HP256/512) packages. In addition, the entire family is available in 2.7V (2.7V to 5.5V) and 1.8V (1.8V to 5.5V) versions. The AT25HP256/512 is enabled through the Chip Select pin $(\overline{CS})$ and accessed via a 3-wire interface consisting of Serial Data Input (SI), Serial Data Output (SO), and Serial Clock (SCK). All programming cycles are completely self-timed, and no separate ERASE cycle is required before WRITE. BLOCK WRITE protection is enabled by programming the status register with top $\frac{1}{4}$ , top $\frac{1}{2}$ or entire array of write protection. Separate program enable and program disable instructions are provided for additional data protection. Hardware data protection is provided via the $\overline{\text{WP}}$ pin to protect against inadvertent write attempts to the status register. The $\overline{\text{HOLD}}$ pin may be used to suspend any serial communication without resetting the serial sequence. ### **Absolute Maximum Ratings\*** | Operating Temperature55°C to +125°C | |--------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground1.0V to +7.0V | | Maximum Operating Voltage | | DC Output Current | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Figure 1. Block Diagram ### Pin Capacitance<sup>(1)</sup> Applicable over recommended operating range from $T_A = 25$ °C, f = 1.0 MHz, $V_{CC} = +5.0$ V (unless otherwise noted). | Symbol | Test Conditions | Max | Units | Conditions | |------------------|-------------------------------------------|-----|-------|-----------------------| | C <sub>OUT</sub> | Output Capacitance (SO) | 8 | pF | V <sub>OUT</sub> = 0V | | C <sub>IN</sub> | Input Capacitance (CS, SCK, SI, WP, HOLD) | 6 | pF | $V_{IN} = 0V$ | Note: 1. This parameter is characterized and is not 100% tested. ### **DC Characteristics** Applicable over recommended operating range from: $T_{AI}$ = -40°C to +85°C, $V_{CC}$ = +1.8V to +5.5V, $T_{AC}$ = 0°C to +70°C, $V_{CC}$ = +1.8V to +5.5V (unless otherwise noted). | Symbol | Parameter | Test Condition | | Min | Тур | Max | Units | |--------------------------------|---------------------|-------------------------------------------------------|-----------------------------------------|-----------------------|-----|-----------------------|-------| | V <sub>CC1</sub> | Supply Voltage | | | | | 3.6 | V | | V <sub>CC2</sub> | Supply Voltage | | | 2.7 | | 5.5 | V | | V <sub>CC3</sub> | Supply Voltage | | | 4.5 | | 5.5 | V | | I <sub>CC1</sub> | Supply Current | V <sub>CC</sub> = 5.0V at 5 MHz, | SO = Open Read | | 6.0 | 10.0 | mA | | I <sub>CC2</sub> | Supply Current | V <sub>CC</sub> = 5.0V at 5 MHz, | SO = Open Write | | 4.0 | 7.0 | mA | | I <sub>SB1</sub> | Standby Current | $V_{CC} = 1.8V, \overline{CS} = V_{CC}$ | | | 0.1 | 2.0 | μA | | I <sub>SB2</sub> | Standby Current | $V_{CC} = 2.7V, \overline{CS} = V_{CC}$ | $V_{CC} = 2.7V, \overline{CS} = V_{CC}$ | | 0.2 | 2.0 | μA | | I <sub>SB3</sub> | Standby Current | $V_{CC} = 5.0V, \overline{CS} = V_{CC}$ | $V_{CC} = 5.0V, \overline{CS} = V_{CC}$ | | 2.0 | 5.0 | μA | | I <sub>IL</sub> | Input Leakage | $V_{IN} = 0V \text{ to } V_{CC}$ | V <sub>IN</sub> = 0V to V <sub>CC</sub> | | | 3.0 | μA | | I <sub>OL</sub> | Output Leakage | $V_{IN} = 0V \text{ to } V_{CC}, T_{AC} =$ | : 0°C to 70°C | -3.0 | | 3.0 | μA | | V <sub>IL</sub> <sup>(1)</sup> | Input Low Voltage | | | -0.6 | | V <sub>CC</sub> x 0.3 | V | | V <sub>IH</sub> <sup>(1)</sup> | Input High Voltage | | | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.5 | V | | V <sub>OL1</sub> | Output Low Voltage | 4.5)/ .)/ | I <sub>OL</sub> = 3.0 mA | | | 0.4 | V | | V <sub>OH1</sub> | Output High Voltage | $4.5V \le V_{CC} \le 5.5V$ $I_{OH} = -1.6 \text{ mA}$ | | V <sub>CC</sub> - 0.8 | | | V | | V <sub>OL2</sub> | Output Low Voltage | 4.01/ 51/ 50.01/ | I <sub>OL</sub> = 0.15 mA | | | 0.2 | V | | V <sub>OH2</sub> | Output High Voltage | $1.8V \le V_{CC} \le 3.6V$ | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> - 0.2 | | | V | Note: 1. $V_{IL}$ and $V_{IH}$ max are reference only and are not tested. ### **AC Characteristics** Applicable over recommended operating range from $T_A$ = -40°C to +85°C, $V_{CC}$ = As Specified, $C_L$ = 1 TTL Gate and 30 pF (unless otherwise noted). | Symbol | Parameter | Voltage | Min | Max | Units | |------------------|---------------------|-------------------------------------|------------------|-----------------|-------| | f <sub>scк</sub> | SCK Clock Frequency | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 0<br>0<br>0 | 10<br>5<br>2 | MHz | | t <sub>RI</sub> | Input Rise Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | | 2<br>2<br>2 | μs | | t <sub>FI</sub> | Input Fall Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | | 2<br>2<br>2 | μs | | t <sub>WH</sub> | SCK High Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 40<br>80<br>200 | | ns | | t <sub>WL</sub> | SCK Low Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 40<br>80<br>200 | | ns | | t <sub>cs</sub> | CS High Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 50<br>100<br>250 | | ns | | t <sub>css</sub> | CS Setup Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 50<br>100<br>250 | | ns | | t <sub>CSH</sub> | CS Hold Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 50<br>100<br>250 | | ns | | t <sub>su</sub> | Data In Setup Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 12<br>20<br>50 | | ns | | t <sub>H</sub> | Data In Hold Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 10<br>20<br>50 | | ns | | t <sub>HD</sub> | Hold Setup Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 25<br>50<br>100 | | ns | | t <sub>CD</sub> | Hold Hold Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 25<br>50<br>100 | | ns | | t <sub>V</sub> | Output Valid | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 0<br>0<br>0 | 40<br>80<br>200 | ns | | t <sub>HO</sub> | Output Hold Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 0<br>0<br>0 | | ns | ### **AC Characteristics (Continued)** Applicable over recommended operating range from $T_A$ = -40°C to +85°C, $V_{CC}$ = As Specified, $C_L$ = 1 TTL Gate and 30 pF (unless otherwise noted). | Symbol | Parameter | Voltage | Min | Max | Units | |--------------------------|-----------------------|-------------------------------------|-------------|-------------------|--------------| | t <sub>LZ</sub> | Hold to Output Low Z | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 0<br>0<br>0 | 100<br>200<br>300 | ns | | t <sub>HZ</sub> | Hold to Output High Z | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | | 100<br>200<br>300 | ns | | t <sub>DIS</sub> | Output Disable Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | | 100<br>100<br>250 | ns | | t <sub>WC</sub> | Write Cycle Time | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | | 10<br>10<br>10 | ms | | Endurance <sup>(1)</sup> | 5.0V, 25°C, Page Mode | 4.5 - 5.5<br>2.7 - 5.5<br>1.8 - 5.5 | 100K | | Write Cycles | Note: 1. This parameter is characterized and is not 100% tested. ## Serial Interface Description MASTER: The device that generates the serial clock. **SLAVE:** Because the Serial Clock pin (SCK) is always an input, the AT25HP256/512 always operates as a slave. **TRANSMITTER/RECEIVER:** The AT25HP256/512 has separate pins designated for data transmission (SO) and reception (SI). MSB: The Most Significant Bit (MSB) is the first bit transmitted and received. **SERIAL OP-CODE:** After the device is selected with $\overline{CS}$ going low, the first byte will be received. This byte contains the op-code that defines the operations to be performed. **INVALID OP-CODE:** If an invalid op-code is received, no data will be shifted into the AT25HP256/512, and the serial output pin (SO) will remain in a high impedance state until the falling edge of $\overline{\text{CS}}$ is detected again. This will reinitialize the serial communication. **CHIP SELECT:** The AT25HP256/512 is selected when the $\overline{CS}$ pin is low. When the device is not selected, data will not be accepted via the SI pin, and the serial output pin (SO) will remain in a high impedance state. **HOLD:** The $\overline{\text{HOLD}}$ pin is used in conjunction with the $\overline{\text{CS}}$ pin to select the AT25HP256/512. When the device is selected and a serial sequence is underway, $\overline{\text{HOLD}}$ can be used to pause the serial communication with the master device without resetting the serial sequence. To pause, the $\overline{\text{HOLD}}$ pin must be brought low while the SCK pin is low. To resume serial communication, the $\overline{\text{HOLD}}$ pin is brought high while the SCK pin is low (SCK may still toggle during $\overline{\text{HOLD}}$ ). Inputs to the SI pin will be ignored while the SO pin is in the high impedance state. WRITE PROTECT: The write protect pin $(\overline{WP})$ will allow normal read/write operations when held high. When the $\overline{WP}$ pin is brought low and WPEN bit is "1", all write operations to the status register are inhibited. $\overline{WP}$ going low while $\overline{CS}$ is still low will interrupt a write to the status register. If the internal write cycle has already been initiated, $\overline{WP}$ going low will have no effect on any write operation to the status register. The $\overline{WP}$ pin function is blocked when the WPEN bit in the status register is "0". This will allow the user to install the AT25HP256/512 in a system with the $\overline{WP}$ pin tied to ground and still be able to write to the status register. All $\overline{WP}$ pin functions are enabled when the WPEN bit is set to "1". ### **SPI Serial Interface** ### **Functional Description** The AT25HP256/512 is designed to interface directly with the synchronous serial peripheral interface (SPI) of the 6800 type series of microcontrollers. The AT25HP256/512 utilizes an 8-bit instruction register. The list of instructions and their operation codes are contained in Table 1. All instructions, addresses, and data are transferred with the MSB first and start with a high-to-low $\overline{\text{CS}}$ transition. Table 1. Instruction Set for the AT25HP256/512 | Instruction Name | Instruction Format | Operation | |------------------|--------------------|-----------------------------| | WREN | 0000 X110 | Set Write Enable Latch | | WRDI | 0000 X100 | Reset Write Enable Latch | | RDSR | 0000 X101 | Read Status Register | | WRSR | 0000 X001 | Write Status Register | | READ | 0000 X011 | Read Data from Memory Array | | WRITE | 0000 X010 | Write Data to Memory Array | **WRITE ENABLE (WREN):** The device will power up in the write disable state when $V_{CC}$ is applied. All programming instructions must therefore be preceded by a Write Enable instruction. WRITE DISABLE (WRDI): To protect the device against inadvertent writes, the Write Disable instruction disables all programming modes. The WRDI instruction is independent of the status of the WP pin. **READ STATUS REGISTER (RDSR):** The Read Status Register instruction provides access to the status register. The READY/BUSY and Write Enable status of the device can be determined by the RDSR instruction. Similarly, the Block Write Protection bits indicate the extent of protection employed. These bits are set by using the WRSR instruction. Table 2. Status Register Format | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | WPEN | Х | Х | Х | BP1 | BP0 | WEN | RDY | Table 3. Read Status Register Bit Definition | Bit | Definition | | | | |---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit 0 (RDY) | Bit $0 = 0$ ( $\overline{RDY}$ ) indicates the device is READY. Bit $0 = 1$ indicates the write cycle is in progress. | | | | | Bit 1 (WEN) Bit 1 = 0 indicates the device is not WRITE ENABLED. Bit 1 = 1 indicate device is WRITE ENABLED. | | | | | | Bit 2 (BP0) | See Table 4. | | | | | Bit 3 (BP1) See Table 4. | | | | | | Bits 4-6 are 0s when devic | e is not in an internal write cycle. | | | | | Bit 7 (WPEN) See Table 5. | | | | | | Bits 0-7 are 1s during an ir | nternal write cycle. | | | | WRITE STATUS REGISTER (WRSR): The WRSR instruction allows the user to select one of four levels of protection. The AT25HP256/512 is divided into four array segments. Top quarter (1/4), top half (1/2), or all of the memory segments can be protected. Any of the data within any selected segment will therefore be READ only. The block write protection levels and corresponding status register control bits are shown in Table 4 The three bits, BP0, BP1, and WPEN are nonvolatile cells that have the same properties and functions as the regular memory cells (e.g. WREN, $t_{WC}$ , RDSR). Table 4. Block Write Protect Bits | | Status Re | egister Bits | Array Addresses Protected | |--------|-----------|--------------|---------------------------| | Level | BP1 BP0 | | AT25HP256/512 | | 0 | 0 | 0 | None | | 1(1/4) | 0 | 1 | 6000 - 7FFF/C000 - FFFF | | 2(1/2) | 1 | 0 | 4000 - 7FFF/8000 - FFFF | | 3(AII) | 1 | 1 | 0000 - 7FFF/0000 - FFFF | The WRSR instruction also allows the user to enable or disable the write protect ( $\overline{WP}$ ) pin through the use of the Write Protect Enable (WPEN) bit. Hardware write protection is enabled when the $\overline{WP}$ pin is low and the WPEN bit is "1". Hardware write protection is disabled when *either* the $\overline{WP}$ pin is high or the WPEN bit is "0." When the device is hardware write protected, writes to the Status Register, including the Block Protect bits and the WPEN bit, and the block-protected sections in the memory array are disabled. Writes are only allowed to sections of the memory which are not block-protected. **NOTE:** When the WPEN bit is hardware write protected, it cannot be changed back to "0", as long as the $\overline{WP}$ pin is held low. Table 5. WPEN Operation | WPEN | WP | WEN | ProtectedBlocks | UnprotectedBlocks | Status Register | |------|-----|-----|-----------------|-------------------|-----------------| | 0 | Х | 0 | Protected | Protected | Protected | | 0 | Х | 1 | Protected | Writable | Writable | | 1 | Low | 0 | Protected | Protected | Protected | Table 5. WPEN Operation | WPEN | WP | WEN | ProtectedBlocks | UnprotectedBlocks | Status Register | |------|------|-----|-----------------|-------------------|-----------------| | 1 | Low | 1 | Protected | Writable | Protected | | Х | High | 0 | Protected | Protected | Protected | | Х | High | 1 | Protected | Writable | Writable | **READ SEQUENCE (READ):** Reading the AT25HP256/512 via the SO (Serial Output) pin requires the following sequence. After the $\overline{\text{CS}}$ line is pulled low to select a device, the READ op-code is transmitted via the SI line followed by the byte address to be read (Refer to Table 6). Upon completion, any data on the SI line will be ignored. The data (D7-D0) at the specified address is then shifted out onto the SO line. If only one byte is to be read, the $\overline{\text{CS}}$ line should be driven high after the data comes out. The READ sequence can be continued since the byte address is automatically incremented and data will continue to be shifted out. When the highest address is reached, the address counter will roll over to the lowest address allowing the entire memory to be read in one continuous READ cycle. WRITE SEQUENCE (WRITE): In order to program the AT25HP256/512, two separate instructions must be executed. First, the device **must be write enabled** via the Write Enable (WREN) Instruction. Then a Write (WRITE) Instruction may be executed. Also, the address of the memory location(s) to be programmed must be outside the protected address field location selected by the Block Write Protection Level. During an internal write cycle, all commands will be ignored except the RDSR instruction. A Write Instruction requires the following sequence. After the $\overline{\text{CS}}$ line is pulled low to select the device, the WRITE op-code is transmitted via the SI line followed by the byte address and the data (D7-D0) to be programmed (Refer to Table 6). Programming will start after the $\overline{\text{CS}}$ pin is brought high. (The LOW to High transition of the $\overline{\text{CS}}$ pin must occur during the SCK low time immediately after clocking in the D0 (LSB) data bit. The READY/BUSY status of the device can be determined by initiating a READ STATUS REGISTER (RDSR) Instruction. If Bit 0 = 1, the WRITE cycle is still in progress. If Bit 0 = 0, the WRITE cycle has ended. Only the READ STATUS REGISTER instruction is enabled during the WRITE programming cycle. The AT25HP256/512 is capable of a 128-byte PAGE WRITE operation. After each byte of data is received, the seven low order address bits are internally incremented by one; the high order bits of the address will remain constant. If more than 128-bytes of data are transmitted, the address counter will roll over and the previously written data will be overwritten. The AT25HP256/512 is automatically returned to the write disable state at the completion of a WRITE cycle. **NOTE:** If the device is not Write enabled (WREN), the device will ignore the Write instruction and will return to the standby state, when $\overline{\text{CS}}$ is brought high. A new CS falling edge is required to re-initiate the serial communication. Table 6. Address Key | Address | AT25HP256/512 | |-----------------|---------------------------------------------------------------------| | $A_N$ | A <sub>14</sub> - A <sub>0</sub> / A <sub>15</sub> - A <sub>0</sub> | | Don't Care Bits | A <sub>15</sub> / none | **NOTE:** 128-byte PAGE WRITE operation <u>only</u>. Content of the page in the array will not be guaranteed if less than 128 bytes of data is received (byte write is not supported). ### Timing Diagrams (for SPI Mode 0 (0,0)) ### **Synchronous Data Timing** ### **WREN Timing** SO \_\_\_\_\_\_HI-Z ### **WRDI Timing** SO HI-Z ### **WRITE Timing (AT25HP256)** ### PAGE WRITE Timing (AT25HP512) ### **HOLD Timing** ### **AT25HP256 Ordering Information** | t <sub>wc</sub> (max)<br>(ms) | l <sub>cc</sub> (max)<br>(μΑ) | I <sub>SB</sub> (max)<br>(μΑ) | f <sub>MAX</sub><br>(kHz) | Ordering Code | Package | Operation Range | |-------------------------------|-------------------------------|-------------------------------|---------------------------|---------------------|---------|-----------------| | 10 | 4000 | 2.0 | 5000 | AT25HP256-10CI-2.7 | 8CN3 | Industrial | | | | | | AT25HP256-10PI-2.7 | 8P3 | (-40°C to 85°C) | | | | | | AT25HP256W-10SI-2.7 | 8S2 | | | 10 | 3000 | 2.0 | 2000 | AT25HP256-10CI-1.8 | 8CN3 | Industrial | | | | | | AT25HP256-10PI-1.8 | 8P3 | (-40°C to 85°C) | | | | | | AT25HP256W-10SI-1.8 | 8S2 | | | | Package Type | | | | | |--------------------------------------------------------|---------------------------------------------------------------|--|--|--|--| | 8CN3 8-lead, 0.230" Wide, Leadless Array Package (LAP) | | | | | | | 8P3 | 8-lead, 0.300" Wide, Plastic Dual In-line Package (PDIP) | | | | | | 8S2 | 8S2 8-lead, 0.200" Wide, Plastic Small Outline Package (EIAJ) | | | | | | | Options | | | | | | -2.7 | Low Voltage (2.7V to 5.5V) | | | | | | -1.8 | Low Voltage (1.8V to 5.5V) | | | | | ### **AT25HP512 Ordering Information** | Ordering Code | Package | Operation Range | |----------------------|---------|-----------------| | AT25HP512-10CI-2.7 | 8CN3 | Industrial | | AT25HP512C1-10CI-2.7 | 8CN1 | (-40°C to 85°C) | | AT25HP512-10PI-2.7 | 8P3 | | | AT25HP512W2-10SI-2.7 | 16S2 | | | AT25HP512-10CI-1.8 | 8CN3 | | | AT25HP512C1-10CI-1.8 | 8CN1 | Industrial | | AT25HP512-10PI-1.8 | 8P3 | (-40°C to 85°C) | | AT25HP512W2-10SI-1.8 | 16S2 | | Note: For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC Characteristics tables. | | Package Type | | | | | |------|----------------------------------------------------------------------------|--|--|--|--| | 8CN3 | 8-lead, 0.230" Wide, Leadless Array Package (LAP) | | | | | | 8CN1 | 8-lead, 0.300" Wide, Leadless Array Package (LAP) | | | | | | 8P3 | 8-lead, 0.300" Wide, Plastic Dual In-line Package (PDIP) | | | | | | 16S2 | 16-lead, 0.300" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC) | | | | | | | Options | | | | | | -2.7 | Low Voltage (2.7V to 5.5V) | | | | | | -1.8 | Low Voltage (1.8V to 5.5V) | | | | | ### **Packaging Information** ### **8CN3 - LAP** ### **8CN1 - LAP** 11/13/01 2325 Orchard Parkway San Jose, CA 95131 **TITLE 8CN1**, 8-lead (8 x 5 x 1.04 mm Body), Lead Pitch 1.27 mm, Leadless Array Package (LAP) DRAWING NO. 8CN1 A ### **8P3 - PDIP** Top View **End View** #### **COMMON DIMENSIONS** (Unit of Measure = inches) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|-----------|-------|-------|------| | Α | | | 0.210 | 2 | | A2 | 0.115 | 0.130 | 0.195 | | | b | 0.014 | 0.018 | 0.022 | 5 | | b2 | 0.045 | 0.060 | 0.070 | 6 | | b3 | 0.030 | 0.039 | 0.045 | 6 | | С | 0.008 | 0.010 | 0.014 | | | D | 0.355 | 0.365 | 0.400 | 3 | | D1 | 0.005 | | | 3 | | Е | 0.300 | 0.310 | 0.325 | 4 | | E1 | 0.240 | 0.250 | 0.280 | 3 | | е | 0.100 BSC | | | | | eA | 0.300 BSC | | | 4 | | L | 0.115 | 0.130 | 0.150 | 2 | Notes - 1. This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA for additional information. - 2. Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3. - 3. D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch. - 4. E and eA measured with the leads constrained to be perpendicular to datum. - 5. Pointed or rounded lead tips are preferred to ease insertion. - 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm). 01/09/02 | | TITLE | DRAWING NO. | REV. | |--------------------------------------------|--------------------------------------------------------------------|-------------|------| | 2325 Orchard Parkway<br>San Jose, CA 95131 | 8P3, 8-lead, 0.300" Wide Body, Plastic Dual In-line Package (PDIP) | 8P3 | В | ### 8S2 - EIAJ SOIC Top View Side View **End View** ### **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|------|----------|------|------| | А | 1.78 | | 2.03 | | | A1 | 0.05 | | 0.33 | | | b | 0.35 | | 0.51 | 5 | | С | 0.18 | | 0.25 | 5 | | D | 5.13 | | 5.38 | | | Е | 5.13 | | 5.41 | 2, 3 | | Н | 7.62 | | 8.38 | | | L | 0.51 | | 0.89 | | | е | | 1.27 BSC | | 4 | Notes: 1. This drawing is for general information only; refer to EIAJ Drawing EDR-7320 for additional information. 2. Mismatch of the upper and lower dies and resin burrs aren't included. - 3. It is recommended that upper and lower cavities be equal. If they are different, the larger dimension shall be regarded. - 4. Determines the true geometric position. - 5. Values b,C apply to pb/Sn solder plated terminal. The standard thickness of the solder layer shall be 0.010 +0.010/-0.005 mm. 5/2/02 ### 16S2 - JEDEC SOIC **End View** #### **COMMON DIMENSIONS** (Unit of Measure = inches) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|--------|---------|--------|------| | Α | 0.0926 | | 0.1043 | | | A1 | 0.0040 | | 0.0118 | | | b | 0.0130 | | 0.0200 | 5 | | С | 0.0091 | | 0.0125 | | | D | 0.3977 | | 0.4133 | 2 | | E | 0.2914 | | 0.2992 | 3 | | Н | 0.3940 | | 0.4190 | | | L | 0.0160 | | 0.050 | 4 | | е | 0. | 050 BSC | | | Notes: 1. This drawing is for general information only; refer to JEDEC Drawing MS-013, Variation AA for additional information. - 2. Dimension "D" does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006") per side. - 3. Dimension "E" does not include inter-lead Flash or protrusion. Inter-lead Flash and protrusions shall not exceed 0.25 mm (0.010") per side. - 4. "L" is the length of the terminal for soldering to a substrate. 5. The lead width "B", as measured 0.36 mm (0.014") or greater above the seating plane, shall not exceed a maximum value of 0.61 mm (0.024") per side. | l | TITLE | DR/ | AWING NO. | REV. | |----------------------------|-----------------------------------------|--------------------------------------------------------|-----------|------| | 2325 Orchan<br>San Jose, C | , , , , , , , , , , , , , , , , , , , , | 0.300" Wide Body, Plastic Gull<br>tline Package (SOIC) | 16S2 | Α | ### **Atmel Corporation** 2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 ### Regional Headquarters #### Europe Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500 #### Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 #### Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 ### **Atmel Operations** #### Memory 2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 #### Microcontrollers 2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60 #### ASIC/ASSP/Smart Cards Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 #### RF/Automotive Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80 e-mail literature@atmel.com Web Site http://www.atmel.com **Disclaimer:** Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems. © Atmel Corporation 2003. All rights reserved. Atmel<sup>®</sup> and combinations thereof, are the registered trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be the trademarks of others.